# Synchronous Buck NexFET™ Power Block #### **FEATURES** - Half-Bridge Power Block - 90% system Efficiency at 20A - High Frequency Operation (Up To 1.5MHz) - High Density SON 5-mm × 6-mm Footprint - · Optimized for 5V Gate Drive - Low Switching Losses - Ultra Low Inductance Package - RoHS Compliant - · Halogen Free - Pb-Free Terminal Plating #### **APPLICATIONS** - Synchronous Buck Converters - High Frequency Applications - High Current, Low Duty Cycle Applications - · Multiphase Synchronous Buck Converters - POL DC-DC Converters - IMVP, VRM, and VRD Applications ## **DESCRIPTION** The CSD87351Q5D NexFET™ power block is an optimized design for synchronous buck applications offering high current, high efficiency, and high frequency capability in a small 5-mm × 6-mm outline. Optimized for 5V gate drive applications, this product offers a flexible solution capable of offering a high density power supply when paired with any 5V gate drive from an external controller/driver. #### **Top View** #### **ORDERING INFORMATION** | Device | Package | Media | Qty | Ship | |-------------|------------------------------------|-----------------|------|------------------| | CSD87351Q5D | SON 5-mm × 6-mm<br>Plastic Package | 13-Inch<br>Reel | 2500 | Tape and<br>Reel | # TYPICAL CIRCUIT Driver IC CSD87351Q5D Vod BST Vod Control FET ENABLE DRVH PWM LL PWM DRVL BG Sync FET Pond Pond DRVL MA. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NexFET is a trademark of Texas Instruments. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C (unless otherwise noted) (1) | Parameter Conditions | | VALUE | UNIT | |----------------------------------------|-----------------------------------------------------------|------------|------| | | V <sub>IN</sub> to P <sub>GND</sub> | -0.8 to 30 | V | | Voltage range | $T_G$ to $T_{GR}$ | -8 to 10 | V | | | B <sub>G</sub> to P <sub>GND</sub> | -8 to 10 | V | | Pulsed Current Rating, I <sub>DM</sub> | | 96 | А | | Power Dissipation, P <sub>D</sub> | | 12 | W | | A | Sync FET, I <sub>D</sub> = 87A, L = 0.1mH | 378 | 1 | | Avalanche Energy E <sub>AS</sub> | Control FET, I <sub>D</sub> = 44A, L = 0.1mH | 87 | mJ | | Operating Junction and Sto | rage Temperature Range, T <sub>J</sub> , T <sub>STG</sub> | -55 to 150 | °C | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # RECOMMENDED OPERATING CONDITIONS $T_A = 25^{\circ}$ (unless otherwise noted) | Parameter | Conditions | MIN | MAX | UNIT | |---------------------------------------|-------------------------------------|-----|------|------| | Gate Drive Voltage, V <sub>GS</sub> | | 4.5 | 8 | V | | Input Supply Voltage, V <sub>IN</sub> | | | 27 | V | | Switching Frequency, f <sub>SW</sub> | $C_{BST} = 0.1 \mu F \text{ (min)}$ | 200 | 1500 | kHz | | Operating Current | | | 32 | Α | | Operating Temperature, T <sub>J</sub> | | | 125 | °C | #### POWER BLOCK PERFORMANCE $T_{\Lambda} = 25^{\circ}$ (unless otherwise noted) | | | | T\/D | | | |------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Parameter | Conditions | MIN | TYP | MAX | UNIT | | Power Loss, P <sub>LOSS</sub> <sup>(1)</sup> | $\begin{split} &V_{IN} = 12 V, \ V_{GS} = 5 V, \\ &V_{OUT} = 1.3 V, \ I_{OUT} = 20 A, \\ &f_{SW} = 500 kHz, \\ &L_{OUT} = 0.3 \mu H, \ T_J = 25 ^{\circ} C \end{split}$ | | 2.5 | | W | | V <sub>IN</sub> Quiescent Current, I <sub>QVIN</sub> | $T_G$ to $T_{GR} = 0V$<br>$B_G$ to $P_{GND} = 0V$ | | 10 | | μΑ | <sup>(1)</sup> Measurement made with six 10µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high current 5V driver IC. #### THERMAL INFORMATION $T_A = 25$ °C (unless otherwise stated) | | THERMAL METRIC | | | MAX | UNIT | |-----------------|----------------------------------------------------------------|--|--|-----|------| | D | Junction to ambient thermal resistance (Min Cu) (1)(2) | | | 119 | | | $R_{\theta JA}$ | Junction to ambient thermal resistance (Max Cu) (1)(2) | | | 62 | °C/W | | В | Junction to case thermal resistance (Top of package) (2) | | | 25 | C/VV | | $R_{\theta JC}$ | Junction to case thermal resistance (P <sub>GND</sub> Pin) (2) | | | 2.3 | | <sup>(1)</sup> Device mounted on FR4 material with 1-inch² (6.45-cm²) Cu. (2) R<sub>θ,JC</sub> is determined with the device mounted on a 1-inch² (6.45-cm²), 2 oz. (0.071-mm thick) Cu pad on a 1.5-inch × 1.5-inch (3.81-cm × 3.81-cm), 0.06-inch (1.52-mm) thick FR4 board. R<sub>θ,JC</sub> is specified by design while R<sub>θ,JA</sub> is determined by the user's board design. #### **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ (unless otherwise stated) | | DADAMETED | TEST CONDITIONS | Q1 C | ontrol FE | T | | Q2 Synd | FET | | |------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|------|---------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | Static Cha | racteristics | | | | • | | | · | | | BV <sub>DSS</sub> | Drain to Source Voltage | $V_{GS} = 0V, I_{DS} = 250\mu A$ | 30 | | | 30 | | | V | | I <sub>DSS</sub> | Drain to Source Leakage<br>Current | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 24V | | | 1 | | | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage<br>Current | $V_{DS} = 0V, V_{GS} = +10 / -8$ | | | 100 | | | 100 | nA | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}, I_{DS} = 250 \mu A$ | 1.0 | | 2.1 | 0.75 | | 1.15 | V | | Z <sub>DS(on)</sub> <sup>(1)</sup> | Effective AC<br>On-Impedance | $\begin{split} &V_{IN} = 12V, \ V_{GS} = 5V, \\ &V_{OUT} = 1.3V, \ I_{OUT} = 20A, \\ &f_{SW} = 500kHz, \\ &L_{OUT} = 0.3\mu H, \end{split}$ | | 7.4 | | | 1.6 | | mΩ | | g <sub>fs</sub> | Transconductance | $V_{DS} = 15V, I_{DS} = 20A$ | | 75 | | | 142 | | S | | Dynamic C | Characteristics | | | | | | | | | | C <sub>ISS</sub> | Input Capacitance | | | 966 | 1255 | | 2410 | 3133 | pF | | Coss | Output Capacitance | $V_{GS} = 0V, V_{DS} = 15V,$ | | 382 | 497 | | 1130 | 1469 | pF | | C <sub>RSS</sub> | Reverse Transfer<br>Capacitance | f = 1MHz | | 19 | 25 | | 45 | 59 | pF | | $R_{G}$ | Series Gate Resistance | | | 0.9 | 1.8 | | 1 | 2 | Ω | | Q <sub>g</sub> | Gate Charge Total (4.5V) | | | 5.9 | 7.7 | | 17 | 22 | nC | | $Q_{gd}$ | Gate Charge - Gate to<br>Drain | V <sub>DS</sub> = 15V, | | 1.1 | | | 3.1 | | nC | | Q <sub>gs</sub> | Gate Charge - Gate to Source | I <sub>DS</sub> = 20A | | 2.1 | | | 3.7 | | nC | | Q <sub>g(th)</sub> | Gate Charge at Vth | | | 1.1 | | | 2 | | nC | | Q <sub>OSS</sub> | Output Charge | $V_{DS} = 9.8V, V_{GS} = 0V$ | | 6.5 | | | 23 | | nC | | t <sub>d(on)</sub> | Turn On Delay Time | | | 6.1 | | | 7.7 | | ns | | t <sub>r</sub> | Rise Time | $V_{DS} = 15V, V_{GS} = 4.5V,$ | | 16 | | | 10 | | ns | | t <sub>d(off)</sub> | Turn Off Delay Time | $I_{DS} = 20A$ , $R_G = 2\Omega$ | | 10 | | | 31 | | ns | | t <sub>f</sub> | Fall Time | 2.1 | | | | 4.2 | | ns | | | Diode Cha | racteristics | - | | | , | | | , | | | V <sub>SD</sub> | Diode Forward Voltage | $I_{DS} = 20A, V_{GS} = 0V$ | | 0.86 | 1 | | 0.78 | 1 | V | | Q <sub>rr</sub> | Reverse Recovery Charge | $V_{dd} = 9.8V, I_F = 20A,$ | | 8.6 | | | 23 | | nC | | t <sub>rr</sub> | Reverse Recovery Time | di/dt = 300A/µs | | 16 | | | 24 | | ns | (1) Equivalent System Performance based on application testing. See page 9 for details. Max $R_{\theta JA} = 62^{\circ}\text{C/W}$ when mounted on 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) of 2-oz. (0.071-mm thick) Cu. Max $R_{\theta JA} = 119^{\circ} C/W$ when mounted on minimum pad area of 2-oz. (0.071-mm thick) Cu. #### TYPICAL POWER BLOCK DEVICE CHARACTERISTICS $T_J = 125$ °C, unless stated otherwise. Figure 1. Power Loss vs Output Current Figure 2. Normalized Power Loss vs Temperature Figure 3. Safe Operating Area – PCB Vertical Mount<sup>(1)</sup> Figure 4. Safe Operating Area – PCB Horizontal Mount<sup>(1)</sup> Figure 5. Typical Safe Operating Area<sup>(1)</sup> (1) The Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4.0" (W) × 3.5" (L) x 0.062" (H) and 6 copper layers of 1 oz. copper thickness. See Application Section for detailed explanation. # TYPICAL POWER BLOCK DEVICE CHARACTERISTICS (continued) $T_J = 125$ °C, unless stated otherwise. Figure 6. Normalized Power Loss vs Switching Frequency Figure 8. Normalized Power Loss vs. Output Voltage Figure 7. Normalized Power Loss vs Input Voltage Figure 9. Normalized Power Loss vs. Output Inductance #### TYPICAL POWER BLOCK MOSFET CHARACTERISTICS $T_A = 25$ °C, unless stated otherwise. Figure 10. Control MOSFET Saturation Figure 11. Sync MOSFET Saturation Figure 12. Control MOSFET Transfer Figure 13. Sync MOSFET Transfer Figure 14. Control MOSFET Gate Charge Figure 15. Sync MOSFET Gate Charge # TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued) $T_A = 25$ °C, unless stated otherwise. Figure 16. Control MOSFET Capacitance Figure 17. Sync MOSFET Capacitance Figure 18. Control MOSFET V<sub>GS(th)</sub> Figure 19. Sync MOSFET V<sub>GS(th)</sub> Figure 20. Control MOSFET R<sub>DS(on)</sub> vs V<sub>GS</sub> Figure 21. Sync MOSFET R<sub>DS(on)</sub> vs V<sub>GS</sub> # TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued) $T_A = 25$ °C, unless stated otherwise. Figure 22. Control MOSFET Normalized R<sub>DS(on)</sub> Figure 23. Sync MOSFET Normalized R<sub>DS(on)</sub> Figure 24. Control MOSFET Body Diode Figure 25. Sync MOSFET Body Diode Figure 26. Control MOSFET Unclamped Inductive Switching Figure 27. Sync MOSFET Unclamped Inductive Switching #### **APPLICATION INFORMATION** #### **Equivalent System Performance** Many of today's high performance computing systems require low power consumption in an effort to reduce system operating temperatures and improve overall system efficiency. This has created a major emphasis on improving the conversion efficiency of today's Synchronous Buck Topology. In particular, there has been an emphasis in improving the performance of the critical Power Semiconductor in the Power Stage of this Application (see Figure 28). As such, optimization of the power semiconductors in these applications, needs to go beyond simply reducing $R_{\rm DS(ON)}$ . Figure 28. The CSD87351Q5D is part of TI's Power Block product family which is a highly optimized product for use in a synchronous buck topology requiring high current, high efficiency, and high frequency. It incorporates TI's latest generation silicon which has been optimized for switching performance, as well as minimizing losses associated with $Q_{GD}$ , $Q_{GS}$ , and $Q_{RR}$ . Furthermore, TI's patented packaging technology has minimized losses by nearly eliminating parasitic elements between the Control FET and Sync FET connections (see Figure 29). A key challenge solved by TI's patented packaging technology is the system level impact of Common Source Inductance (CSI). CSI greatly impedes the switching characteristics of any MOSFET which in turn increases switching losses and reduces system efficiency. As a result, the effects of CSI need to be considered during the MOSFET selection process. In addition, standard MOSFET switching loss equations used to predict system efficiency need to be modified in order to account for the effects of CSI. Further details behind the effects of CSI and modification of switching loss equations are outlined in TI's Application Note SLPA – 009. Figure 29. The combination of Tl's latest generation silicon and optimized packaging technology has created a benchmarking solution that outperforms industry standard MOSFET chipsets of similar $R_{DS(ON)}$ and MOSFET chipsets with lower $R_{DS(ON)}$ . Figure 30 and Figure 31 compare the efficiency and power loss performance of the CSD87351Q5D versus industry standard MOSFET chipsets commonly used in this type of application. This comparison purely focuses on the efficiency and generated loss of the power semiconductors only. The performance of CSD87351Q5D clearly highlights the importance of considering the Effective AC On-Impedance $(Z_{DS(ON)})$ during the MOSFET selection process of any new design. Simply normalizing to traditional MOSFET $R_{DS(ON)}$ specifications is not an indicator of the actual in-circuit performance when using Tl's Power Block technology. Figure 30. Figure 31. The chart below compares the traditional DC measured $R_{DS(ON)}$ of CSD87351Q5D versus its $Z_{DS(ON)}$ . This comparison takes into account the improved efficiency associated with Tl's patented packaging technology. As such, when comparing Tl's Power Block products to individually packaged discrete MOSFETs or dual MOSFETs in a standard package, the in-circuit switching performance of the solution must be considered. In this example, individually packaged discrete MOSFETs or dual MOSFETs in a standard package would need to have DC measured $R_{DS(ON)}$ values that are equivalent to CSD87351Q5D's $Z_{DS(ON)}$ value in order to have the same efficiency performance at full load. Mid to light-load efficiency will still be lower with individually packaged discrete MOSFETs or dual MOSFETs in a standard package. Comparison of $R_{DS(ON)}$ vs. $Z_{DS(ON)}$ | | ,0(0.1) | | | | |----------------------------------------------------------|---------|------|-----|-----| | Parameter | H | ls . | L | .s | | Parameter | Тур | Max | Тур | Max | | Effective AC On-Impedance $Z_{DS(ON)}$ ( $V_{GS} = 5V$ ) | 7.4 | - | 1.6 | - | | DC Measured R <sub>DS(ON)</sub> (V <sub>GS</sub> = 4.5V) | 7.4 | 8.8 | 2.6 | 3.1 | The CSD87351Q5D NexFET™ power block is an optimized design for synchronous buck applications using 5V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed which is tailored towards a more systems centric environment. System level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application. #### **Power Loss Curves** MOSFET centric parameters such as $R_{DS(ON)}$ and $Q_{gd}$ are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD87351Q5D as a function of load current. This curve is measured by configuring and running the CSD87351Q5D as it would be in the final application (see Figure 32). The measured power loss is the CSD87351Q5D loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve. $$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SWAVG} \times I_{OUT}) = Power Loss$$ $$(1)$$ The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions. # **Safe Operating Curves (SOA)** The SOA curves in the CSD87351Q5D data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 3 to Figure 5 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4" (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness #### **Normalized Curves** The normalized curves in the CSD87351Q5D data sheet provides guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve. Figure 32. Typical Application ## **Calculating Power Loss and SOA** The user can estimate product loss and SOA boundaries by arithmetic means (see Design Example). Though the Power Loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure will outline the steps the user should take to predict product performance for any set of system conditions. ## **Design Example** **Operating Conditions:** - Output Current = 25A - Input Voltage = 7V - Output Voltage = 1V - Switching Frequency = 800kHz - Inductor = 0.2µH #### **Calculating Power Loss** - Power Loss at 25A = 3.5W (Figure 1) - Normalized Power Loss for input voltage ≈ 1.07 (Figure 7) - Normalized Power Loss for output voltage ≈ 0.95 (Figure 8) - Normalized Power Loss for switching frequency ≈ 1.11 (Figure 6) - Normalized Power Loss for output inductor ≈ 1.07 (Figure 9) - Final calculated Power Loss = 3.5W x 1.07 x 0.95 x 1.11 x 1.07 ≈ 4.23W #### **Calculating SOA Adjustments** - SOA adjustment for input voltage ≈ 2°C (Figure 7) - SOA adjustment for output voltage ≈ -1.3°C (Figure 8) - SOA adjustment for switching frequency ≈ 2.8°C (Figure 6) - SOA adjustment for output inductor ≈ 1.6°C (Figure 9) - Final calculated SOA adjustment = 2 + (-1.3) + 2.8 + 1.6 ≈ 5.1°C In the design example above, the estimated power loss of the CSD87351Q5D would increase to 4.23W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 5.1°C. Figure 33 graphically shows how the SOA curve would be adjusted accordingly. - 1. Start by drawing a horizontal line from the application current to the SOA curve. - 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature. - 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value. In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 5.1°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature. Figure 33. Power Block SOA #### RECOMMENDED PCB DESIGN OVERVIEW There are two key system-level parameters that can be addressed with a proper PCB design: Electrical and Thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. A brief description on how to address each parameter is provided. #### **Electrical Performance** The Power Block has the ability to switch voltages at rates greater than 10kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, Driver IC, and output inductor. - The placement of the input capacitors relative to the Power Block's VIN and PGND pins should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 34). The example in Figure 34 uses 6x10µF ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Block, C5, C7, C19, and C8 should follow in order. - The Driver IC should be placed relatively close to the Power Block Gate pins. T<sub>G</sub> and B<sub>G</sub> should connect to the outputs of the Driver IC. The T<sub>GR</sub> pin serves as the return path of the high-side gate drive circuitry and should be connected to the Phase pin of the IC (sometimes called LX, LL, SW, PH, etc.). The bootstrap capacitor for the Driver IC will also connect to this pin. - The switching node of the output inductor should be placed relatively close to the Power Block VSW pins. Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. - The switching node of the output inductor should be placed relatively close to the Power Block VSW pins. Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. In the event the switch node waveform exhibits ringing that reaches undesirable levels, the use of a Boost Resistor or RC snubber can be an effective way to reduce the peak ring level. The recommended Boost Resistor value will range between 1 $\Omega$ to 4.7 $\Omega$ depending on the output characteristics of Driver IC used in conjunction with the Power Block. The RC snubber values can range from 0.5 $\Omega$ to 2.2 $\Omega$ for the R and 330pF to 2200pF for the C. Refer to TI App Note SLUP100 for more details on how to properly tune the RC snubber values. The RC snubber should be placed as close as possible to the Vsw node and PGND see Figure 34<sup>(1)</sup> - (1) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri Rolla #### Thermal Performance The Power Block has the ability to utilize the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel: - Intentionally space out the vias from each other to avoid a cluster of holes in a given area. - Use the smallest drill size allowed in your design. The example in Figure 34 uses vias with a 10 mil drill hole and a 16 mil capture pad. - Tent the opposite side of the via with solder-mask. In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities. Figure 34. Recommended PCB Layout (Top Down View) # **MECHANICAL DATA** # **Q5D Package Dimensions** | θ | | Exposed T | e Bar May Vary | |----------|-------|-----------|----------------| | <u>↓</u> | | | a | | c 👤 | E | | | | | Front | View | | | Pin | out | |----------|-----------------| | Position | Designation | | Pin 1 | V <sub>IN</sub> | | Pin 2 | V <sub>IN</sub> | | Pin 3 | T <sub>G</sub> | | Pin 4 | T <sub>GR</sub> | | Pin 5 | $B_G$ | | Pin 6 | V <sub>SW</sub> | | Pin 7 | V <sub>SW</sub> | | Pin 8 | V <sub>SW</sub> | | Pin 9 | $P_{GND}$ | M0187-01 | DIM | MILLII | METERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | а | 1.40 | 1.5 | 0.055 | 0.059 | | b | 0.360 | 0.460 | 0.014 | 0.018 | | С | 0.150 | 0.250 | 0.006 | 0.010 | | c1 | 0.150 | 0.250 | 0.006 | 0.010 | | d | 1.630 | 1.730 | 0.064 | 0.068 | | d1 | 0.280 | 0.380 | 0.011 | 0.015 | | d2 | 0.200 | 0.300 | 0.008 | 0.012 | | d3 | 0.291 | 0.391 | 0.012 | 0.015 | | D1 | 4.900 | 5.100 | 0.193 | 0.201 | | D2 | 4.269 | 4.369 | 0.168 | 0.172 | | E | 4.900 | 5.100 | 0.193 | 0.201 | | E1 | 5.900 | 6.100 | 0.232 | 0.240 | | E2 | 3.106 | 3.206 | 0.122 | 0.126 | | е | 1.2 | 7 TYP | 0.0 | 050 | | f | 0.396 | 0.496 | 0.016 | 0.020 | | L | 0.510 | 0.710 | 0.020 | 0.028 | | θ | 0.00 | - | _ | _ | | K | 0. | 812 | 0.0 | 032 | #### **Land Pattern Recommendation** NOTE: Dimensions are in mm (inches). # **Stencil Recommendation** NOTE: Dimensions are in mm (inches). For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques. # **Q5D Tape and Reel Information** A0 = 5.30 ±0.10 B0 = 6.50 ±0.10 K0 = 1.90 ±0.10 M0191-01 - NOTES: 1. 10-sprocket hole-pitch cumulative tolerance ±0.2 - 2. Camber not to exceed 1mm in 100mm, noncumulative over 250mm - 3. Material: black static-dissipative polystyrene - 4. All dimensions are in mm, unless otherwise specified. - 5. Thickness: 0.30 ±0.05mm - 6. MSL1 260°C (IR and convection) PbF reflow compatible #### **REVISION HISTORY** | hanges from Original (March 2011) to Revision A | | | |------------------------------------------------------------------------------------|--------------------|--| | Replaced R <sub>DS(on)</sub> with Z <sub>DS(on)</sub> | 3 | | | Added Equivalent System Performance section | 9 | | | Changes from Revision A (August 2011) to Revision B | Page | | | Remove Z <sub>DS(on)</sub> Max | | | | Remove Z <sub>DS(on)</sub> Max | 10 | | | Added Electrical Performance bullet | 13 | | | Changes from Revision B (September 2011) to Revision C | Page | | | Changed "DIM a" Millimeter Max value From: 1.55 To: 1.5 and Inches Max value From: | 0.061 To: 0.059 15 | | # PACKAGE MATERIALS INFORMATION www.ti.com 30-Sep-2011 # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION # \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CSD87351Q5D | SON | DQY | 8 | 2500 | 330.0 | 12.8 | 5.3 | 6.5 | 1.9 | 8.0 | 12.0 | Q2 | | CSD87351Q5D | SON | DQY | 8 | 2500 | 330.0 | 12.4 | 5.3 | 6.3 | 1.8 | 8.0 | 12.0 | Q2 | www.ti.com 30-Sep-2011 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | CSD87351Q5D | SON | DQY | 8 | 2500 | 335.0 | 335.0 | 32.0 | | CSD87351Q5D | SON | DQY | 8 | 2500 | 346.0 | 346.0 | 29.0 | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Applications | |--------------| | | Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Mobile Processors <u>www.ti.com/omap</u> Wireless Connectivity www.ti.com/wirelessconnectivity TI E2E Community Home Page e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated